# IIIT-B Chip Design Studio Weekly Report Week: 1

Team Name/Project: Team Friday - RISC V Single Cycle CPU

### **Team Members:**

Namai Chandra 23f3000200@es.study.iitm.ac.in Madhur Thareja 23f3000178@es.study.iitm.ac.in Aditya Prakash 23f3000345@es.study.iitm.ac.in Vivek Dhariwal 23f3000338@es.study.iitm.ac.in

### 1. Updates

#### **Current Progress:**

Successful hands-on with the provided tools Genus and Innovus. Our CPU base design is complete, and both the RTL simulation and synthesis processes have been finalized. To practice using the software, we initiated Genus and Innovus with example files, such as implementing a counter and following the netlist-to-GDS workflow. The same methodology was applied to the proof-of-concept for our CPU design. The current Verilog code was modified by replacing the 'initial' blocks with 'always' blocks, ensuring compatibility with the synthesis process.

### **Challenges Faced:**

- 1. Initially, understanding the new tools was somewhat challenging, and implementing the synthesis procedure proved to be difficult. Custom scripts were created to define custom paths to the library files, enabling efficient elaboration of Genus commands.
- 2. The original Verilog code for the CPU included 'initial' blocks, which are not synthesizable, causing errors during the 'elaborate' process. This issue was resolved by replacing the 'initial' blocks with 'always' blocks, ensuring compatibility with the synthesis process.
- 3. The detailed aspects of Innovus, including floor planning parameters, required thorough study, as they were not initially intuitive.
- 4. While understanding the theoretical concepts was manageable, implementing the concepts like hardware acceleration, nano power management system and TinyML on the CPU is something we are still working on when it comes to the operations.

## 2. GitHub Link: Provide the GitHub repository link for the project, if any:

Repository: <a href="https://github.com/NamaiBest/iiitb">https://github.com/NamaiBest/iiitb</a> chip design studio

## 3. Project Idea

The implementation of this CPU design can be approached in various ways, each with its own set of advantages and limitations:

- 1. Block Diagram Approach
- 2. Module Instantiation Approach
- 3. Single File Approach

For our design, we opted for the **module instantiation approach.** This method involves creating separate Verilog modules for each functional block and integrating them into the CPU module. It combines the modularity of the block diagram approach with the added benefits of a structured and scalable design. This approach simplifies the CPU module code, making it easier to debug. However, it does require managing and maintaining multiple modules, which can add complexity.

Currently, we aim to introduce new instruction sets to our existing CPU model to enable **TinyML** implementation and enhance hardware acceleration using various algorithms. TinyML operates locally within a system, eliminating the need for cloud connectivity and uses edge computing. It works with a limited, optimized dataset, which reduces latency. To address storage constraints, we plan to integrate external storage, such as an SRAM or a similar storage device. While establishing a communication system between the CPU and the storage block may pose challenges, we intend to resolve this in future developments.

ML is a field which allows computers to adapt to certain situations and react to changes. This is made possible by the training, during which the computer actually learns how to behave in a specific task with variable parameters and input data. The known input data set is applied to the network many times and each time is called **epoch**.

In neural networks, a neuron's output is called activation, and the connections between neurons are termed weights. One specific type of NN that we plan to implement on our CPU is the CNN, **Convolutional Neural Networks** (CNNs) are widely used for their excellent results and efficient acceleration. Each filter in a CNN extracts specific features from the input, producing a feature map that highlights where the feature is detected. The number of output feature maps corresponds to the number of filters in a layer, with the weights tuned during training to optimize feature recognition.

We also plan to incorporate a *low-power*, *self-sustaining RISC-V CPU architecture* inspired by ONIO.zero, which is powered entirely by ambient energy, showcasing sustainable technology through energy harvesting.

Incorporating all the above factors will not only add a novelty factor but also venture into a domain that few have explored.

## 4. Schematic/Simulations

Include schematics, simulation results, or any relevant visuals:

Schematics & Simulation Results:

## IIIT-B Chip Design Studio

### Weekly Report



## **Successful Elaboration and Optimized Netlist Generation**



## IIIT-B Chip Design Studio

## Weekly Report





# IIIT-B Chip Design Studio

# Weekly Report



## Partial RTL to GDS -



## 5. Analysis

### **Cell Count:**

• Library Cells Available: 324 combinational, 128 sequential cells (total 452 usable cells).

#### **Used Cells:**

• Initial Stage: 67 instances with 352 units of area.

• Post Optimization: 194 instances with 517 units of area.

# **Delay Parameters:**

• Typical Gate Delay: 127.6 ps.

• Standard Slew Rate: 17.9 ps.

• Standard Load: 1.0 fF.

### **Runtime and Resource Utilization:**

- Total runtime for synthesis stages: ~20 seconds (split across stages such as mapping and cleanup).
- Memory Utilization: 251.6 MB across all synthesis stages.
- Threads Utilized: 8 out of 12 available CPUs.

## Key Findings

Hardware acceleration can be implemented to optimize performance by offloading computational tasks to specialized hardware units, potentially enhancing processing speed. Key findings include identifying suitable algorithms for acceleration and exploring ways to optimize resource utilization. Some algorithms are -

- 1. Matrix Multiplication: Commonly used in machine learning and scientific computations, matrix multiplication can be accelerated using dedicated hardware units like vector processors or SIMD (Single Instruction, Multiple Data) units.
- 2. Neural Network Inference (TinyML): Hardware accelerators designed for neural network computations can dramatically speed up TinyML tasks, reducing inference time for edge devices.

On the research level we discovered that TinyML integration can be done with frameworks like TensorFlow that support a wide range of cores and devices and provide libraries that allow for an easy and fast development of new DL models in many different programming languages, based on what is needed. This is why a format called Open Neural Network eXchange (ONNX) has been adopted as standard accepted input format for the model, so that the design and training of a NN can be done with any framework of choice without any problem. We can use this to further optimize the limited memory in our CPU.

### **Insights or Learnings**

The project utilized Cadence tools, with Genus specifically employed for achieving synthesis and Innovus for further RTL to GDS that we are working on optimizing even further. Key learnings included writing scripts in Bash for efficient workflow, synthesis workflows, debugging Verilog modules, and managing floor planning parameters for efficient chip design,

such as adding power management rings, optimizing routing, and other critical design considerations.

We became familiar with working with applications at the terminal level, which was a different from the GUI typically provided by most applications.

## • Improvements or Modifications Needed

As mentioned earlier, the hardware acceleration and TinyML modules have not yet been integrated and is still under development.

Quantization could also be a viable option to reduce memory requirements and lighten the computational cost. The exact hardware acceleration algorithm has not been finalized but will be presented in the week 2 report. In addition to hardware acceleration, memory acceleration may also need to be implemented on the CPU, along with additional ports to enable communication with an external storage device that holds the trained data for TinyML.

Similarly, the final machine learning algorithm for the CPU is expected to be presented by the end of week 3.